ASIC/SoC Functional Design Verification

This book describes in detail all required technologies and methodologies needed to create a comprehensive, functional design verification strategy and environment to tackle the toughest job of guaranteeing first-pass working silicon. The author first outlines all of the verification sub-fields at a high level, with just enough depth to allow an engineer to grasp the field before delving into its detail. He then describes in detail industry standard technologies such as UVM (Universal Verification Methodology), SVA (SystemVerilog Assertions), SFC (SystemVerilog Functional Coverage), CDV (Coverage Driven Verification), Low Power Verification (Unified Power Format UPF), AMS (Analog Mixed Signal) verification, Virtual Platform TLM2.0/ESL (Electronic System Level) methodology, Static Formal Verification, Logic Equivalency Check (LEC), Hardware Acceleration, Hardware Emulation, Hardware/Software Co-verification, Power Performance Area (PPA) analysis on a virtual platform, ReuseMethodology from Algorithm/ESL to RTL, and other overall methodologies.

Verwandte Artikel

ASIC/SoC Functional Design Verification Mehta, Ashok B.

160,49 €*

Weitere Produkte vom selben Autor

Introduction to SystemVerilog Mehta, Ashok B.

85,59 €*
ASIC/SoC Functional Design Verification Mehta, Ashok B.

160,49 €*
Introduction to SystemVerilog Mehta, Ashok B.

139,09 €*