Defects in HIgh-k Gate Dielectric Stacks

The goal of this NATO Advanced Research Workshop (ARW) entitled 'Defects in Advanced High-k Dielectric Nano-electronic Semiconductor Devices', which was held in St. Petersburg, Russia, from July 11 to 14, 2005, was to examine the very complex scientific issues that pertain to the use of advanced high dielectric constant (high-k) materials in next generation semiconductor devices. The special feature of this workshop was focus on an important issue of defects in this novel class of materials. One of the key obstacles to high-k integration into Si nano-technology are the electronic defects in high-k materials. It has been established that defects do exist in high-k dielectrics and they play an important role in device operation. However, very little is known about the nature of the defects or about possible techniques to eliminate, or at least minimize them. Given the absence of a feasible alternative in the near future, well-focused scientific research and aggressive development programs on high-k gate dielectrics and related devices must continue for semiconductor electronics to remain a competitive income producing force in the global market.

Verwandte Artikel

Weitere Produkte vom selben Autor

Download
PDF
Advanced Gate Stacks for High-Mobility Semiconductors Athanasios Dimoulas, Evgeni Gusev, Paul C. McIntyre, Marc Heyns

149,79 €*
Download
PDF
Nanotechnology for Electronic Materials and Devices Anatoli Korkin, Evgeni Gusev, Jan K. Labanowski, Serge Luryi

149,79 €*