Design and Implementation of carry select adder using T-Spice

Adders are the basic building blocks of any processor or data path application. In adder design, carry generation is the critical path. To reduce the power consumption of the data path, we need to reduce the area of the adder. Carry Select Adder is one of the fast adders used in may data path applications. The proposed design is implemented without using multiplexer and RCA structure with Cin=1. Instead of using multiplexer and RCA Cin=1 structure, we use simple combinational circuit. After speed, power dissipation is one of the most important design objectives in integrated circuits. As adders are the most widely used components in such circuits, the design of efficient adder is of much concern for researchers. This study presents a performance analysis of different Fast Adders. The comparison is done on the basis of three performance parameters, i.e. Area, Speed and Power consumption. We also show a modified carry select adder designed at different stages.

Weitere Produkte vom selben Autor

Effect of Network topology on Routing Protocol's Efficiency Das, Akinchan, Satpathy, Pinaki, Bag, Banibrata

35,90 €*
Diseño e Implementación de Bajo Consumo Maity, Santanu, Satpathy, Pinaki

43,90 €*
Projeto e Implementação de Baixa Potência Maity, Santanu, Satpathy, Pinaki

43,90 €*
Progettazione e realizzazione di bassa potenza Maity, Santanu, Satpathy, Pinaki

43,90 €*