Device-Level Modeling and Synthesis of High-Performance Pipeline Adcs

This book presents models and procedures to design pipeline analog-to-digital converters, compensating for device inaccuracies, so that high-performance specs can be met within short design cycles. These models are capable of capturing and predicting the behavior of pipeline data converters within less than half-a-bit deviation, versus transistor-level simulations.  As a result, far fewer model iterations are required across the design cycle. Models described in this book accurately predict transient behaviors, which are key to the performance of discrete-time systems and hence to the performance of pipeline data converters.  Describes efficient procedures for heirarchical top-down design of pipeline converters; Presents new methodologies to reduce bottom-up iterations, through inherent embedding of transistor-level parameters, such as parasitic capacitances, transconductances, and saturation currents; Provides mathematical details of behavioral models, includes descriptions of the synthesis methods and associated tools and illustrates models through case studies supported by silicon prototypes.

Weitere Produkte vom selben Autor

CMOS Cascade Sigma-Delta Modulators for Sensors and Telecom Río Fernández, Rocío, Medeiro Hidalgo, Fernando, Rodríguez-Vázquez, Ángel, Rosa Utrera, José Manuel, Pérez Verdú, Belén

160,49 €*
Ultra Low Power Transceiver for Wireless Body Area Networks Delgado-Restituto, Manuel, Masuch, Jens

106,99 €*
Visual Inference for IoT Systems: A Practical Approach Velasco-Montero, Delia, Rodríguez-Vázquez, Angel, Fernández-Berni, Jorge

139,09 €*
Reuse-Based Methodologies and Tools in the Design of Analog and Mixed-Signal Integrated Circuits Castro López, Rafael, Rodríguez-Vázquez, Ángel, Guerra-Vinuesa, Óscar, Fernández, Francisco V.

160,49 €*