Fault Tolerant & Testable Sequential Reversible Circuit Design
Autor: | Jain, Sushil Chandra Pareek, Vishal |
---|---|
EAN: | 9783659671685 |
Sachgruppe: | Technik |
Sprache: | Englisch |
Seitenzahl: | 76 |
Produktart: | Kartoniert / Broschiert |
Veröffentlichungsdatum: | 27.01.2015 |
Untertitel: | A Designers Approach to Realize Fault Tolerant Sequential Reversible Circuit |
39,90 €*
Die Verfügbarkeit wird nach ihrer Bestellung bei uns geprüft.
Bücher sind in der Regel innerhalb von 1-2 Werktagen abholbereit.
Fast growing computing demands the power consumption and chip size issues are posing challenges for logic design with conventional technologies because of the above reliability in conventional technologies is also becoming important. Reversible computing is emerging as an alternative that offers high computation speed, high packaging density and low heat dissipation. This book expands on many of the most popular reversible computing topics such as sequential reversible building block, parity preservation and fault tolerant characteristics of sequential circuits for addressing the reliability issues. In this book, we have reported a Pareek gate suitable for low cost flip-flops design and then design methodology to develop flip-flops are incorporated. Finally, these circuits have been converted into fault tolerant circuits by preserving their parity and designs of offline as well as online testable circuits have been proposed. In addition, the text book presents the statistical results of proposed designs over quantum cost as well as other optimization parameters with existing circuits in literature and a significant improvement is achieved in almost all the parameters.