Low Leakage Variability Aware Techniques for CMOS Logic Circuits
Autor: | Sharma, Vijay Kumar |
---|---|
EAN: | 9783639863956 |
Sachgruppe: | Technik |
Sprache: | Englisch |
Seitenzahl: | 232 |
Produktart: | Kartoniert / Broschiert |
Veröffentlichungsdatum: | 18.02.2016 |
89,90 €*
Die Verfügbarkeit wird nach ihrer Bestellung bei uns geprüft.
Bücher sind in der Regel innerhalb von 1-2 Werktagen abholbereit.
The broad necessity of battery operated portable applications need to explore the low power VLSI research field. The portable applications such as calculator, hearing aids, portable military equipments, laptop, notebook, mobile phone, implantable pacemaker, wristwatches, etc. have the huge market in current scenario. The longer battery performs the better for all such applications. Minimization of the overall power dissipation gets the battery performance. Leakage power dissipation which is the component of total power dissipation is the dominant part in ultra-DSM regime. Therefore, this book has proposed several circuit level leakage reduction techniques for CMOS circuits. Process variability is considerably increasing with technology scaling and causes performance fluctuations. Parameter variations are affecting the leakage current in several ways in ultra-DSM regime. The effect of PVT variations is considered to measure the reliability issues. All proposed approaches are based on individual CMOS logic. These CMOS logics can be employed to design any low leakage logic circuit.